An efficient MIMO V-BLAST decoder based on a dynamically reconfigurable FPGA including its reconfiguration management - CentraleSupélec Accéder directement au contenu
Communication Dans Un Congrès Année : 2008

An efficient MIMO V-BLAST decoder based on a dynamically reconfigurable FPGA including its reconfiguration management

Résumé

This paper introduces a reconfigurable MIMO V-BLAST (Vertical Bell Laboratories Layered Space-Time) square root decoder that is CORDIC operators based, allows for dynamically changing the interconnections between the CORDIC (COordinate Rotation DIgital Computer) operators. These interconnections of CORDIC operators are implemented in a partial reconfigurable part of FPGA using the dynamic reconfiguration method which improves both the reconfiguration time and the area efficiency. Moreover, this reconfiguration time improvement is increased thanks to the MicroBlaze (within the FPGA) in which is included the reconfiguration management. This MIMO square root decoder is mapped on a Xilinx Virtex-4, showing the configuration time improvement, area efficiency and flexibility of the decoder by using the dynamic partial reconfiguration method.
Fichier non déposé

Dates et versions

hal-00334518 , version 1 (27-10-2008)

Identifiants

  • HAL Id : hal-00334518 , version 1

Citer

Hongzhi Wang, Pierre Leray, Jacques Palicot. An efficient MIMO V-BLAST decoder based on a dynamically reconfigurable FPGA including its reconfiguration management. ICC, May 2008, Beijing, China. 5 p. ⟨hal-00334518⟩
79 Consultations
0 Téléchargements

Partager

Gmail Facebook X LinkedIn More