Implementation Scenario for Teaching Partial Reconfiguration of FPGA - CentraleSupélec Accéder directement au contenu
Communication Dans Un Congrès Année : 2011

Implementation Scenario for Teaching Partial Reconfiguration of FPGA

Résumé

We present in this paper a lab on partial reconfiguration (PR) of FPGA for a video application. This lab is dedicated to last year engineering students. The implementation target is a Xilinx Virtex5 of a ML506 design kit board. The structure of the proposed design, as well as the designing steps and the obtained results are detailled. This lab is based on the research done by the authors in the domain of software radio and cognitive radio during last decade.

Domaines

Electronique
Fichier non déposé

Dates et versions

hal-00606401 , version 1 (06-07-2011)

Identifiants

  • HAL Id : hal-00606401 , version 1

Citer

Pierre Leray, Amor Nafkha, Christophe Moy. Implementation Scenario for Teaching Partial Reconfiguration of FPGA. 6th International Workshop on Reconfigurable Communication Centric Systems-on-Chip (ReCoSoC), Jun 2011, Montpellier, France. ⟨hal-00606401⟩
145 Consultations
0 Téléchargements

Partager

Gmail Facebook X LinkedIn More